## Bachelor of Science (S.Y.B.Sc.) (Part-II) Fourth Semester **B.Sc. 24132 - Electronics Paper-II (Digital Electronics-II)**

P. Pages: 1

## 

GUG/W/18/1289 Max Marke · 50

| Tim | ne : Thr | ee Ho                                                                                                                                      | ours                                                     | 3 × 1 0 0 2 ×                                                       |                                  |                                                   | Max. Mark           | Max. Marks : 50 |  |
|-----|----------|--------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------|---------------------------------------------------------------------|----------------------------------|---------------------------------------------------|---------------------|-----------------|--|
|     | Note     | s: 1<br>2<br>3                                                                                                                             | . All question<br>. Draw neat of<br>. Use of log t       | ns are compulsory. a<br>liagrams wherever r<br>able / Calculator is | and can<br>necess<br>allow       | arry equal marks.<br>sary.<br>red.                |                     |                 |  |
| 1.  |          | Eithe                                                                                                                                      | er                                                       |                                                                     |                                  |                                                   |                     |                 |  |
|     | a)       | Expl<br>Drav<br>Give                                                                                                                       | ain the concept<br>the circuit diag                      | of shift register.<br>gram of 5150 shift re                         | egiste                           | er and explain its working                        |                     | 3+6<br>+1       |  |
|     |          | 0110                                                                                                                                       |                                                          |                                                                     | 0                                | R                                                 |                     |                 |  |
|     | b)       | Draw the block diagram of Semiconductor memory. Explain its read and write<br>Obtain 8 kbyte memory using 2 kbyte Draw a suitable diagram. |                                                          |                                                                     |                                  |                                                   | nd write operation. | 5+5             |  |
| 2.  |          | Eithe                                                                                                                                      | er                                                       |                                                                     |                                  |                                                   |                     |                 |  |
|     | a)       | Explain the construction and working of 8x4 diode matrix ROM with Truth table.<br>Differentiate between Bipolar and MOS RAM.               |                                                          |                                                                     |                                  |                                                   |                     | 6+4             |  |
|     | b)       | Explain the working of dynamic RAM cell with suitable diagram.<br>Explain the construction and working of Charge Couple Device (CCD).      |                                                          |                                                                     |                                  |                                                   |                     | 5+5             |  |
| 3.  |          | Eithe                                                                                                                                      | ۶r                                                       |                                                                     |                                  |                                                   |                     |                 |  |
|     | a)       | Expl<br>Defi<br>i)<br>iii)                                                                                                                 | ain the need of an following part<br>Range<br>Linearity. | A/D and D/A conve<br>rameters of D/A con                            | rter in<br>iverter<br>ii)<br>iv) | n digital system.<br>er.<br>Resolution.<br>Speed. |                     | 4+6             |  |
|     | b)       | State                                                                                                                                      | the limitation                                           | f weighted type D t                                                 | $\mathbf{O}$                     | R                                                 |                     | 4 - 4           |  |
|     | 0)       | Explain the construction and working of R-2R ladder D to A converter.<br>Derive the expression for its output voltage.                     |                                                          |                                                                     |                                  |                                                   |                     | 4+4<br>+2       |  |
| 4.  |          | Eithe                                                                                                                                      | er                                                       |                                                                     |                                  |                                                   |                     |                 |  |
|     | a)       | Explain the construction and working of counter type analog to digital converter, with timing diagram.<br>State its limitations            |                                                          |                                                                     |                                  |                                                   |                     | 7+3             |  |
|     |          | State                                                                                                                                      | nis minutons.                                            |                                                                     | 0                                | R                                                 |                     |                 |  |
|     | b)       | Draw the block diagram of digital frequency meter. Explain the working of each functional blocks.                                          |                                                          |                                                                     |                                  |                                                   |                     | 4+6             |  |
| 5.  |          | a)                                                                                                                                         | Differentiate be                                         | etween volatile and v                                               | won v                            | volatile memory Give its                          | example.            | 2½<br>x4        |  |
|     |          | b)                                                                                                                                         | State the advan                                          | tages and disadvant                                                 | ages c                           | of dynamic RAM.                                   |                     |                 |  |
|     |          | c)                                                                                                                                         | Explain the cor                                          | cept of data acquisi                                                | tion s                           | system.                                           |                     |                 |  |
|     |          | d)                                                                                                                                         | Drow the airoui                                          | t diagram of digital                                                | alaak                            | and avalain its principle                         |                     |                 |  |

Draw the circuit diagram of digital clock and explain its principle. d) \*\*\*\*\*