| (3 Hours) | [Total Marks: 80] | |-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------| | Note: Q1 is compulsory. Attempt any THREE out of the remaining quest Assume suitable data if necessary. | stions. | | Q1. Attempt any 4 sub questions | | | <ul> <li>a) Differentiate between computer architecture</li> <li>b) What is instruction pipelining? Explain.</li> <li>c) Draw the flowchart of unsigned binary restor</li> <li>d What is a micro-program? Give suitable exame</li> <li>e) Explain computer memory hierarchy.</li> </ul> | (5 M)<br>ring division algorithm. (5 M) | | <ul><li>Q2. a) What is stored program concept? Explain Von</li><li>b) Differentiate between hardwired and micropro</li></ul> | | | Q3 a) Represent the number ( - 0.0625) <sub>10</sub> in single at IEEE 754 binary floating point representation b) What are Pipeline Hazards? Explain different to | formats. | | 4 a) Explain addressing modes with suitable example | es. (10 M) | | b) Draw the flowchart of Booths algorithm and mu using Booths algorithm. | altiply (-7)*(3) (10 M) | | <ul><li>Q5. a) Explain Interrupt driven I/O.</li><li>b) Explain different cache memory mapping technology</li></ul> | (10 M)<br>niques. (10 M) | | Q6 Write notes on (any two) a) Interleaved and Associative memory. b) DMA. c) Instruction execution cycle with interrupt pr | (20 M) occessing. |