|            |                                                | (3 Hours) [Total M                                                                                                                     |            |
|------------|------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------|------------|
| N.I        | (                                              | 1) Question No. 1 is <b>Compulsory</b> . (2) Attempt any <b>three</b> questions out of <b>remaining five</b> .                         |            |
|            |                                                | <ul><li>(3) Each question carries 20 marks and sub-question carry equal marks.</li><li>(4) Assume suitable data if required.</li></ul> |            |
| 1.         | (a)<br>(b)                                     | Solve any 4 of the following;                                                                                                          | (20)       |
|            |                                                | Draw and explain AND gate using pass transistor logic                                                                                  | (5)<br>(5) |
|            | ` '                                            | Implement Y= (A+B.C) using dynamic CMOS logic.                                                                                         |            |
|            | (c)                                            | Explain low power design consideration                                                                                                 | (5)        |
|            | (d)                                            | Implement half adder circuit using static CMOS.  Draw schemetic for 6T SPAM cell and explain its stability criteria.                   | (5)        |
|            | (e)                                            | Draw schematic for 6T SRAM cell and explain its stability criteria                                                                     | (5)        |
| 2.         | (a)                                            | Explain concept of precharge and evolution in dynamic CMOS                                                                             | (10)       |
|            | (b)                                            | Define scaling? Explain various types of scaling in detail                                                                             | (10)       |
| 3.         | (a)                                            | Compare Ripple carry adder and carry-look-ahead adder. Explain 4 bit CLA adder implementation.                                         | (10)       |
|            | (b)                                            | Explain various techniques of clock generation. Discuss 'H' Tree clock distribution                                                    | (10)       |
| 4.         | (a)                                            | Consider a CMOS inverter circuit with following parameter                                                                              | (10)       |
|            |                                                | $V_{Ton} = 0.6 \text{ V}, V_{Top} = -0.7 \text{V},$<br>$\mu_n \text{Cox} = 60 \mu \text{A/V}^2, (\text{W/L})_n = 8$                    |            |
|            |                                                | $\mu_{\rm p} \cos 25 \mu \text{A/V}^2$ , $(\text{W/L})_{\rm p} = 12$                                                                   |            |
|            | 8)                                             | Calculate noise margins and switching threshold of the inverter. The power supply voltage $V_{DD} = 3.3V$                              |            |
|            | (b)                                            | Implement 4:1 MUX using pass transmission logic. Explain advantages of using transmission gates.                                       | (10)       |
| 5.\<br>5.\ | (a)                                            | Explain Barrel shifter in brief.                                                                                                       | (10)       |
|            |                                                | Draw JK flip flop using CMOS and explain its operation.                                                                                | (10)       |
| 6.         | Write short notes on any two of the following: |                                                                                                                                        | (20)       |
|            |                                                | ESD protection techniques                                                                                                              |            |
|            |                                                | Interconnect scaling and crosstalk                                                                                                     |            |
|            |                                                | Sense Amplifier                                                                                                                        |            |
| O,         | (a)                                            | NAND based ROM array.                                                                                                                  |            |

68442 Page 1 of 1